Deep learning toolkit-enabled VLSI placement
-
Updated
Oct 29, 2024 - C++
Deep learning toolkit-enabled VLSI placement
A High-performance Timing Analysis Tool for VLSI Systems
Standard Cell Library based Memory Compiler using FF/Latch cells
Dr. CU, VLSI Detailed Routing Tool Developed by CUHK
A Standalone Structural Verilog Parser
VLSI EDA Global Router
A Fast C++ Header-only Parser for Standard Parasitic Exchange Format (SPEF).
Documentation for the 5 day workshop: Advanced Physical Design using OpenLane/Sky130
DATC RDF
Steiner Shallow-Light Tree for VLSI Routing
Courseworks of CS6165 VLSI Physical Design Automation, NTHU.
This project is done in the course of "Advanced Physical Design using OpenLANE/Sky130" workshop by VLSI System Design Corporation. In this project, a PicoRV32a SoC is taken and then the RTL to GDSII Flow is implemented with Openlane using Skywater130nm PDK. Custom-designed standard cells with Sky130 PDK are also used in the flow. Timing Optimisa…
This repository contains all the contents studied and created during the Advanced Physical Design Workshop using OpenLANE and SKY130 PDK
Some simple examples for the Magic VLSI physical chip layout tool.
Synthesizeable VHDL and Verilog implementation of 64-point FFT/IFFT Processor with Q4.12 Fixed Point Data Format.
A LEF/DEF Utility.
5 Day TCL begginer to advanced training workshop by VSD
Examples of the TCL Scripts for different purposes and for VLSI Physical Design are provided here for your reference
VLSI CAD Algorithm Visualizations implemented as Java Applications
Add a description, image, and links to the vlsi-physical-design topic page so that developers can more easily learn about it.
To associate your repository with the vlsi-physical-design topic, visit your repo's landing page and select "manage topics."